Show simple item record

dc.contributor.supervisorSanders, Peter
dc.contributor.authorOnions, Paul David
dc.contributor.otherSchool of Engineering, Computing and Mathematicsen_US
dc.date.accessioned2011-05-10T11:18:57Z
dc.date.available2011-05-10T11:18:57Z
dc.date.issued1995
dc.identifierNot availableen_US
dc.identifier.urihttp://hdl.handle.net/10026.1/337
dc.descriptionMerged with duplicate record 10026.1/833 on 01.02.2017 by CS (TIS)
dc.description.abstract

The rapid growth in the use of computers and networks in government, commercial and private communications systems has led to an increasing need for these systems to be secure against unauthorised access and eavesdropping. To this end, modern computer security systems employ public-key ciphers, of which probably the most well known is the RSA ciphersystem, to provide both secrecy and authentication facilities. The basic RSA cryptographic operation is a modular exponentiation where the modulus and exponent are integers typically greater than 500 bits long. Therefore, to obtain reasonable encryption rates using the RSA cipher requires that it be implemented in hardware. This thesis presents the design of a high-performance VLSI device, called the WHiSpER chip, that can perform the modular exponentiations required by the RSA cryptosystem for moduli and exponents up to 506 bits long. The design has an expected throughput in excess of 64kbit/s making it attractive for use both as a general RSA processor within the security function provider of a security system, and for direct use on moderate-speed public communication networks such as ISDN. The thesis investigates the low-level techniques used for implementing high-speed arithmetic hardware in general, and reviews the methods used by designers of existing modular multiplication/exponentiation circuits with respect to circuit speed and efficiency. A new modular multiplication algorithm, MMDDAMMM, based on Montgomery arithmetic, together with an efficient multiplier architecture, are proposed that remove the speed bottleneck of previous designs. Finally, the implementation of the new algorithm and architecture within the WHiSpER chip is detailed, along with a discussion of the application of the chip to ciphering and key generation.

en_US
dc.language.isoenen_US
dc.publisherUniversity of Plymouthen_US
dc.titleA high-speed integrated circuit with applications to RSA Cryptographyen_US
dc.typeThesis
dc.identifier.doihttp://dx.doi.org/10.24382/3349
dc.identifier.doihttp://dx.doi.org/10.24382/3349


Files in this item

Thumbnail
Thumbnail

This item appears in the following Collection(s)

Show simple item record


All items in PEARL are protected by copyright law.
Author manuscripts deposited to comply with open access mandates are made available in accordance with publisher policies. Please cite only the published version using the details provided on the item record or document. In the absence of an open licence (e.g. Creative Commons), permissions for further reuse of content should be sought from the publisher or author.
Theme by 
Atmire NV